

# SANYO Semiconductors **DATA SHEET**

# LA47512 — Four-Channel BTL Power Amplifier IC for Car Stereo Systems

#### Overview

The LA47512 is a four-channel 45W BTL power amplifier IC for car stereo systems.

#### **Features**

- Maximum output :  $45W\times4$  (at  $V_{CC} = 14.4V$ ,  $R_L = 4\Omega$ ,  $V_I = 2.5V$ rms)
- Very low external component count (No oscillator prevention RC circuit, NF circuit, or BS capacitor required)
- Electrically driven mirror noise countermeasure pin provided
- Mute function
- Standby switch
- Full compliment of protection circuits, including shorting to power, shorting to ground, load shorting, and thermal protection circuits

### **Specifications**

**Maximum Ratings** at Ta = 25°C

| Parameter                           | Symbol               | Conditions                             | Ratings     | Unit |
|-------------------------------------|----------------------|----------------------------------------|-------------|------|
| Maximum supply voltage              | V <sub>CC</sub> max1 | No signal, t = 1 minute                | 26          | V    |
|                                     | V <sub>CC</sub> max2 | With signal                            | 18          | V    |
| Maximum output current              | I <sub>O</sub> peak  | Per channel                            | 4.5         | Α    |
| Allowable power dissipation         | Pd max               | With a infinity large heat sink (note) | 50          | W    |
| Operating temperature               | Topr                 |                                        | -40 to +85  | °C   |
| Storage temperature                 | Tstg                 |                                        | -40 to +150 | °C   |
| Junction-to-case thermal resistance | θј-с                 |                                        | 1           | °C/W |

Note: Power consumption (Pd), junction-to-case thermal resistance ( $\theta$ j-c), heat sink thermal resistance ( $\theta$ f), junction temperature (Tj), case temperature (Tc), and ambient temperature (Ta) have the relationship shown in the following equation.

 $Tj = Pd (\theta j - c + \theta f) + Ta$ 

=  $Pd \times \theta i - c + Tc$ ,

\*Tc = Pd× $\theta$ f+Ta However, Tj max is limited by Tstg max (150°C)

- Any and all SANYO Semiconductor products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO Semiconductor representative nearest you before using any SANYO Semiconductor products described or contained herein in such applications.
- SANYO Semiconductor assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO Semiconductor products described or contained herein.

### **Operating Conditions** at $Ta = 25^{\circ}C$

| Parameter                      | Symbol             | Conditions                    | Ratings | Unit |
|--------------------------------|--------------------|-------------------------------|---------|------|
| Recommended supply voltage     | VCC                |                               | 14.4    | ٧    |
| Recommended load resistance    | RL                 |                               | 4       | Ω    |
| Operating supply voltage range | V <sub>CC</sub> op | Pd max shall not be exceeded. | 9 to 18 | V    |

# **Electrical Characteristics** at $Ta=25^{\circ}C,\ V_{CC}=14.4V,\ f=1kHz,\ R_{L}=4\Omega,\ Rg=600\Omega$

| Parameter                 | Symbol              | Conditions                                         | Ratings |     |      | 1.1   |
|---------------------------|---------------------|----------------------------------------------------|---------|-----|------|-------|
|                           |                     |                                                    | min     | typ | max  | Unit  |
| Quiescent current         | Icco                | $R_L = \infty$ , $Rg = 0$                          |         | 200 | 350  | mA    |
| Standby current           | Ist                 | Vst = 0V                                           |         |     | 10   | μΑ    |
| Output offset voltage     | Vn offset           | Rg = 0                                             | -150    |     | +150 | mV    |
| Voltage gain              | VG                  | V <sub>O</sub> = 0dBm                              | 31      | 32  | 33   | dB    |
| Voltage gain difference   | ΔVG                 |                                                    | -1      |     | +1   | dB    |
| Output power              | P <sub>O</sub> 1    | THD = 10%                                          | 23      | 28  |      | W     |
|                           | P <sub>O</sub> max1 | V <sub>CC</sub> = 13.7V, V <sub>IN</sub> = 2.5Vrms |         | 40  |      | W     |
|                           | P <sub>O</sub> max2 | V <sub>IN</sub> = 2.5Vrms                          |         | 45  |      | W     |
| Total harmonic distortion | THD                 | P <sub>O</sub> = 4W                                |         | 0.1 | 0.4  | %     |
| Channel separation        | CHsep               | $V_O = 0$ dBm, $Rg = 10$ k $\Omega$                | 55      | 65  |      | dB    |
| Ripple rejection ratio    | SVRR                | fr = 100Hz, Vr = 0dBm, Rg = 0                      | 50      | 70  |      | dB    |
| Output noise voltage      | V <sub>NO</sub>     | Rg = 0, B.P.F = 20Hz to 20kHz                      |         | 80  | 200  | μVrms |
| Mute attenuation          | Ма                  | V <sub>O</sub> = 20dBm                             | 70      | 90  |      | dB    |

# **Package Dimensions**

unit : mm (typ) 3236A



#### **Usage Notes**

A capacitor about twice the size of the input capacitors must be used for the capacitor between pins 1 and 25 that is used to minimize for noise from the electrically driven mirror. In the sample application circuit, a  $0.47\mu F$  capacitor is used for  $0.22\mu F$  input capacitors.

Note that the capacitor connected between pins 1 and 25 must be connected to the same pre-ground as the input capacitors.

Standby switch and muting switch usage methods (for reference purposes)

(1) The amplifier will be on when the standby switch (pin 4) has a voltage of 2V or higher applied, and will be off when that pin is at the ground level.



Standby pin internal equivalent circuit diagram



(2) Muting will be on when muting switch (pin 22) has a voltage of 1V or lower applied, and will be off when that pin is open



Muting pin internal equivalent circuit



Muting on/off times for the recommended external component values

Muting on time: 50ms Muting off time: 20ms

#### **Block Diagram**



\* Package : HZIP25

- Specifications of any and all SANYO Semiconductor products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Semiconductor Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO Semiconductor products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Semiconductor Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO Semiconductor believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of November, 2006. Specifications and information herein are subject to change without notice.