# SYNCHRONIZATION CIRCUIT WITH VERTICAL OSCILLATOR AND DRIVER STAGES ### **GENERAL DESCRIPTION** The TDA2578A separates the vertical and horizontal sync pulses from the composite TV video signal and uses them to synchronize horizontal and vertical oscillators. #### **Features** - Horizontal sync separator and noise inverter - Horizontal oscillator - · Horizontal output stage - Horizontal phase detector (sync to oscillator) - Time constant switch for phase detector (fast time constant during catching) - Slow time constant for noise only conditions - Time constant externally switchable (e.g. fast for VCR) - Inhibit of horizontal phase detector and video transmitter identification circuit during vertical oscillator flyback - Second phase detector $(\varphi_2)$ for storage compensation of horizontal deflection stage - Sandcastle pulse generator (3-levels) - Video transmitter identification circuit - Stabilizer and supply circuit for starting the horizontal oscillator and output stage directly from the mains rectifier - Duty factor of horizontal output pulse is 50% when flyback pulse is absent - Vertical sync separator - Bandgap 6,5 V reference voltage for vertical oscillator and comparator - Synchronized vertical oscillator/sawtooth generator - (synchronization inhibited when no video transmitter is detected) - Internal circuit for 6% parabolic pre-correction of the oscillator/sawtooth generator. Comparator supplied with pre-corrected sawtooth and external feedback input - Vertical driver stage - Vertical blanking pulse generator - 50/60 Hz detector - 50/60 Hz identification output - Automatic amplitude adjustment for 60 Hz - Automatic adjustment of blanking pulse duration - (50 Hz: 21 lines; 60 Hz: 17 lines) - Vertical guard curcuit # QUICK REFERENCE DATA | Supply | | | | |---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--------------|---------------| | Minimum current required to start horizontal oscillator and output stage (pin 16) | <sup>1</sup> 16 | > | 4,5 mA | | Main supply voltage (pin 10) Supply current | Vp = V <sub>10-</sub> 9<br>Ip = I <sub>10</sub> | typ.<br>typ. | 12 V<br>55 mA | | Input signals | | | | | Sync pulse input voltage (peak-to-peak value; negative-going) | V <sub>5-9(p-p)</sub> | 0, | 15 to 1 V | | Output signals | | | | | Horizontal output pulse (open collector) at $I_{11}$ = 40 mA<br>Vertical output pulse (emitter-follower) at $I_1$ = 10 mA | V <sub>11-</sub> 9<br>V <sub>1-</sub> 9 | <<br>> | 0,5 V<br>4 V | # **PACKAGE OUTLINE** 18-lead DIL; plastic (SOT102). Fig. 2 TDA2578A circuit diagram. | RATINGS | | | | | |-----------------------------------------------------------------------------------------------------|-----------------------|-----------------|----------------------|----------| | Limiting values in accordance with the Absolute Maximum S | System (IEC 134) | | | | | Start current (pin 16) | <sup>1</sup> 16 | max. | 8 | mΑ | | Supply voltage (pin 10) | $V_P = V_{10-9}$ | max. | 13,2 | V | | Total power dissipation | $P_{tot}$ | max. | 1,1 | W | | Storage temperature range | $T_{stg}$ | -55 to | + 150 | oC | | Operating ambient temperature range | $T_{amb}$ | -25 to | + 65 | oC | | THERMAL RESISTANCE | | | | | | From junction to ambient in free air | R <sub>th j-a</sub> | typ. | 50 | K/W | | CHARACTERISTICS | | | | | | $I_{16} = 5 \text{ mA}$ ; $V_P = 12 \text{ V}$ ; $T_{amb} = 25 ^{o}\text{C}$ ; unless otherwise spe | cified | | | | | Supply | | | | | | Supply current at pin 16 | <sup> </sup> 16 | 4 | ,5 to 8 | mA | | Stabilized supply voltage (pin 16) | V <sub>16-9</sub> | typ.<br>8,0 | 8,7<br>to 9,5 | | | Supply current (pin 10) | 110 | typ. | | mA<br>mA | | Supply voltage (pin 10) | $V_P = V_{10-9}$ | typ.<br>10 1 | 12<br>o <b>13</b> ,2 | | | Video input (pin 5) | | | | | | Top-sync level | V <sub>5-9</sub> | typ.<br>1,5 t | 3,1<br>o 3,75 | | | Sync pulse amplitude (peak-to-peak value) (note 1) | V <sub>5-9(p-p)</sub> | typ.<br>0,1 | 0,6<br>15 to 1 | | | Slicing level | | typ.<br>35 | 50 to 65 | | | Delay between video input and detector output | t <sub>1</sub> | typ. | 0,35 | μs | | Noise gate (pin 5) | | | | | | Switching level | V <sub>5-</sub> 9 | typ. | 0,7<br>1 | V<br>V | | First control loop (sync to oscillator; pin 8) | | | | | | Holding range | $\Delta f$ | typ. | ± 800 | Hz | | Catching range | $\Delta f$ | typ.<br>±600 to | ± 800<br>± 1100 | | | Control sensitivity video with respect to oscillator, burst key and flyback pulse | | | | | | for slow time constant | | typ. | 1 | kHz/μs | | for fast time constant | | typ. | | kHz/µs | # Synchronization circuit with vertical oscillator and driver stages | Second control loop (horizontal output to flyback; pin 14) Control sensitivity; static (see note 2) Control range Controlled edge | $\Delta t_{ m d}/\Delta t_{ m O}$ $t_{ m d}$ positive | typ. | 400<br>1 to 45 | μs/μs<br>μs | |-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|----------|-----------------|-----------------| | Phase adjustment (via 2nd control loop; pin 14) | | | | | | Control sensitivity | | typ. | | μA/μs | | Maximum permissible control current | ± 114 | < | 60 | μΑ | | Horizontal oscillator (pin 15) | | | | | | Frequency (no sync) | fosc | typ. | 15 625 | Hz | | Frequency spread ( $C_{osc} = 3.3 \text{ nF}$ ; $R_{osc} = 24 \text{ k}\Omega$ ; no sync) | $\Delta f_{ m osc}$ | < | 4 | % | | Frequency deviation between starting point of output signal and stabilized condition | $\Delta f_{OSC}$ | typ. | - | <b>%</b><br>% | | Temperature coefficient | тс | typ. | 1 • 10-4 | K <sup>-1</sup> | | Horizontal output (pin 11) | | | | | | Output voltage; high level | V <sub>11-9</sub> | < | 13,2 | ٧ | | Voltage at which protection starts | V <sub>11-9</sub> | 1 | 3 to 15,8 | ٧ | | Output voltage; low level | | typ. | 0,3 | V | | start condition at I <sub>11</sub> = 10 mA | V <sub>11-9</sub> | < | 0,5 | | | normal condition at I <sub>11</sub> = 40 mA | V <sub>11-9</sub> | typ. | 0,3<br>0,5 | | | Duty factor of output signal during starting (no phase shift) $1_{16} = 4$ mA (voltage at pin 11 low) | δ | typ. | 65 | % | | Duty factor of output signal without flyback pulse | δ | typ. | 50<br>45 to 55 | | | Controlled edge | positive | | | | | Duration of output pulse (see Fig. 4) | t <sub>d</sub> + horizont | al flyba | ack pulse | | | Sandcastle output pulse (pin 17) | | | | | | Output voltage during: | | | | | | burst key | V <sub>17-9</sub> | > | 10 | | | horizontal blanking | V <sub>17-9</sub> | typ. | 4,6<br>4,2 to 5 | | | vertical blanking | V <sub>17-9</sub> | typ. | 2,5<br>2 to 3 | | | Pulse duration | | typ. | 3.7 | 115 | | burst key | <sup>t</sup> p | | 3,3 to 4,1 | | | horizontal blanking | flyback pulse | (see no | ote 3) | | | vertical blanking | | | | | | at 50 Hz<br>at 60 Hz | 21 lines<br>17 lines | | | | | UC 00 112 | 17 111163 | | | | | CHARACTERISTICS (continued) | | | |-----------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------------| | Delay between the start of the sync at the video input and the rising edge of the burst key pulse | t <sub>2</sub> | typ. 5,2 μs<br>4,8 to 5,6 μs | | Delay between start of sync and trailing edge of burst key | t <sub>2</sub> | typ. 8,8 μs<br>8,1 to 9,3 μs | | Coincidence detector; video transmitter identification circuit; time constant switches (pin 18); see also Fig. 3 | | | | Detector output current | <sup>± </sup> 18 | typ. 300 μA | | Voltage during noise (note 4) | V <sub>18-9</sub> | typ. 0,3 V | | Voltage level for in-sync condition | V <sub>18-9</sub> | typ. 7,5 V | | Switching level slow to fast | V <sub>18-9</sub> | typ. 3,5 V<br>3,2 to 3,8 V | | Switching level mute function active; $\varphi_1$ fast to slow | V <sub>18-9</sub> | typ. 1,2 V<br>1,0 to 1,4 V | | vertical period counter<br>3 periods fast | V <sub>18-9</sub> | typ. 0,12 V<br>0,08 to 0,16 V | | Switching level slow to fast (locking) mute function inactive | V <sub>18-9</sub> | typ. 1,7 V<br>1,5 to 1,9 V | | Switching level fast to slow (locking) | V <sub>18-9</sub> | typ. 5,0 V<br>4,7 to 5,3 V | | Switching level for VCR (fast time constant) without mute function | V <sub>18-9</sub> | typ. 8,6 V<br>8,2 to 9,0 V | | Video transmitter identification output (pin 13) | | | | Output voltage active (no sync) at I <sub>13</sub> = 1 mA | V <sub>13-9</sub> | < 0,5 V<br>typ. 0,3 V | | Sink current active (no sync) | <sup>1</sup> 13 | ≤ 5 mA | | Output current inactive (sync: 50 Hz) | <sup>l</sup> 13 | < 1 μΑ | | 50/60 Hz identification (pin 13)<br>R13 = 15 k $\Omega$ to + 12 V (note 5) | | | | at f = 50 Hz (in sync condition) | V <sub>13-9</sub> | typ. V <sub>10-9</sub> V | | at f = 60 Hz (in sync condition) | V <sub>13-9</sub> | typ. 7,6 V<br>7,2 to 8 V | | Flyback input pulse (pin 12) | | | | Switching level | V <sub>12-9</sub> | typ. 1 V | | Input current | 112 | 0,2 to 4 mA | | Input pulse amplitude (peak-to-peak value) | V <sub>12-9(p-p)</sub> | < 12 V | | Input resistance | R <sub>12-9</sub> | typ. 2,7 k $\Omega$ | | Delay time of sync pulse (measured in $\varphi_1$ ) to flyback at switching level; $t_{\rm fl} = 12 \mu s$ (see also note 2 and Fig. 4) | | typ. 1,3 μs | | | t <sub>o</sub> | typ. 1,3 μs | | Vertical sawtooth generator (pin 3) | | | |-----------------------------------------------------------------------------------|------------------|-------------------------------------------| | Vertical frequency (no sync) | f <sub>s</sub> | typ. 46 Hz | | Frequency spread ( $C_{OSC}$ = 680 nF;<br>$R_{OSC}$ = 187 k $\Omega$ ; at + 26 V) | $\Delta f_{f S}$ | < 4 % | | Synchronization range (note 6) | | typ. 33 % | | Input current at V <sub>3-9</sub> = 6 V | 13 | < 3 μΑ | | Frequency shift for Vp = 10 to 13 V | $\Delta f_{S}$ | < 0,2 % | | Temperature coefficient | TC | typ. 1 · 10 <sup>-4</sup> K <sup>-1</sup> | | Comparator (pin 2) | | | | Input voltage; d.c. level | V <sub>2-9</sub> | typ. 4,4 V<br>4,0 to 4,8 V | | a.c. level (peak-to-peak value) | $V_{2-9(p-p)}$ | typ. 0,8 V | | Input current at V <sub>2-9</sub> = 6 V | 12 | < 2 μΑ | | Sawtooth internal pre-correction (parabolic convex) | | typ. 6 % | | Vertical output stage; emitter follower (pin 1) | | | | Output voltage at I <sub>1</sub> = 10 mA | V <sub>1-9</sub> | typ. 3,6 V<br>3,2 to 5 V | | Output current | 11 | < 20 mA | | Vertical guard circuit | | | | Activating voltage levels (vertical blanking level is 2,5 V) switching level low | V <sub>2-9</sub> | typ. 3,35 V<br>3,0 to 3,7 V | | switching level high | V <sub>2-9</sub> | typ. 5,15 V<br>4,75 to 5,55 V | ### Notes to characteristics - Up to 1 V peak-to-peak the slicing level is constant; at amplitudes exceeding 1 V peak-to-peak the slicing level will increase. - t<sub>d</sub> = delay between positive transient of horizontal output pulse and the rising edge of the flyback pulse. - $t_0$ = delay between the rising edge of the flyback pulse and the start of the current in $\varphi_1$ (pin 8). - 3. The duration of the flyback pulse is measured at the input switching level, which is about 1 V (tfl). - 4. Depends on d.c. level at pin 5; value given applicable for $V_{5\text{-}9}\approx5$ V. - 5. For 60 Hz a p-n-p emitter clamp is activated. - 6. When $f_0$ = 46 Hz the 50/60 Hz detector switches over to 60 Hz; video input signal at pin 5 $\approx$ 55 Hz. Fig. 3 Voltage levels at pin 18 (V<sub>18-9</sub>). ### APPLICATION INFORMATION The TDA2578A generates the signal for driving the horizontal deflection output circuit. It also contains a synchronized vertical sawtooth generator for direct drive of the vertical deflection output stage. The horizontal oscillator and output stage can start operating on a very low supply current ( $1_{16} \ge 4,5 \,\text{mA}$ ), which can be taken directly from the mains rectifier. Therefore, it is possible to derive the main supply (pin 10) from the horizontal deflection output stage. The duty factor of the horizontal output signal is about 65% during the starting-up procedure. After starting-up, the second phase detector ( $\varphi_2$ ) is activated to control the timing of the positive-going edge of the horizontal output signal. A bandgap reference voltage (6,5 V) is provided for supply and reference of the vertical oscillator and comparator stage. The slicing level of the horizontal sync separator is independent of the amplitude of the sync pulse at the input. The resistor between pins 6 and 7 determines its value. A 4,7 k $\Omega$ resistor gives a slicing level at the middle of the sync pulse. The nominal top sync level at the input is 3,1 V. The amplitude selective noise inverter is activated at a level of 0,7 V. Good stability is obtained by means of the two control loops. In the first loop, the phase of the horizontal sync signal is compared with a waveform of which the rising edge refers to the top of the horizontal oscillator signal. In the second loop, the phase of the flyback pulse is compared with another reference waveform, the timing of which is such that the top of the flyback pulse is situated symmetrically on the horizontal blanking internal of the video signal. Therefore the first loop can be designed for a good noise immunity, whereas the second loop can be as fast as desired for compensation of switch-off delays in the horizontal output stage. The first phase detector is gated with a pulse derived from the horizontal oscillator signal. This gating (slow time constant) is switched off during catching. Also, the output current of the phase detector is increased fivefold, during the catching time and VCR conditions (fast time constant). The first phase detector is inhibited during the retrace time of the vertical oscillator. The in-sync, out-of-sync or no video condition is detected by the video transmitter identification/coincidence detector circuit (pin 18). The voltage on pin 18 defines the time constant and gating of the first phase detector. The relationship between this voltage and the various switching levels is shown in Fig. 3. The complete survey of the switching actions is given in Table 1. Table 1 Switching levels at pin 18. | voltage at pin 18 | first phase detector $arphi_1$ | | | | mute output | | receiving conditions | | |-------------------|--------------------------------|------|--------|-----|-------------|-----|-----------------------------------------------------------------|--| | | time constant | | gating | | at pin 13 | | at pin 13 | | | | slow | fast | on | off | on | off | | | | 7,5 V | Х | | Х | | | Х | video signal detected | | | 7,5 to 3,5 V | × | | × | | | х | video signal detected | | | 3,5 to 1,2 V | | × | | Х | | х | video signal detected | | | 1,2 to 0,1 V | × | | × | | Х | | noise only | | | 0,1 to 1,7 V | x | * | × | * | х | | new video signal detected | | | 1,7 to 5,0 V | | x | | × | | × | horizontal oscillator locked<br>VCR playback with mute function | | | 5,0 to 7,5 V | × | | × | | | x | horizontal oscillator locked | | | 8,7 V | | × | | X | | х | VCR playback without mute function | | Where: \* = 3 vertical periods. ## APPLICATION INFORMATION (continued) The stability of displayed video information (e.g. channel number), during noise only conditions, is improved by the first phase detector time constant being set to slow. The average voltage level of the video input on pin 5 during noise only conditions should not exceed 5,5 V otherwise the time constant switch may be set to fast due to the average voltage level on pin 18 dropping below 0,1 V. When the voltage on pin 18 dropp below 100 mV a counter is activated which sets the time constant switch to fast, and not gated for 3 vertical periods. This condition occurs when a new video signal is present at pin 5. When the horizontal oscillator is locked the voltage on pin 18 increases. Nominally a level of 5 V is reached within 15 ms (1 vertical period). The mute switching level of 1,2 V is reached within 5 ms ( $C_{18} = 47$ nF). If the video transmitter identification circuit is required to operate under VCR playback conditions the first phase detector can be set to fast by connecting a resistor of 180 k $\Omega$ between pin 18 and ground (see Fig. 7). The supply for the horizontal oscillator (pin 15) and horizontal output stage (pin 11) is derived from the voltage at pin 16 during the start condition. The horizontal output signal starts at a nominal supply current into pin 16 of 4,2 mA, which will result in a supply voltage of about 5,5 V (for guaranteed operation of all devices $l_{16} > 4.5$ mA). It is possible that the main supply voltage at pin 10 is 0 V during starting, so the main supply of the IC can be taken from the horizontal deflection output stage. The start of the other IC functions depends on the value of the main supply voltage at pin 10. At 5,5 V all IC functions start operating except the second phase detector (oscillator to flyback pulse). The output voltage of the second phase detector at pin 14 is clamped by means of an internally loaded n-p-n emitter follower. This ensures that the duty factor of the horizontal output signal (pin 11) remains at about 65%. The second phase detector will close if the supply voltage at pin 10 reaches 8,8 V. At this value the supply current for the horizontal oscillator and output stage is delivered by pin 10, which also causes the voltage at pin 16 to change to a stabilized 8.7 V. This change switches off the n-p-n emitter follower at pin 14 and activates the second phase detector. The supply voltage for the horizontal oscillator will, however, still be referred to the stabilized voltage at pin 16, and the duty factor of the output signal at pin 12 is at the value required by the delay at the horizontal deflection stage. Thus switch-off delays in the horizontal output stage are compensated. When no horizontal flyback signal is detected the duty factor of the horizontal output signal is 50%. Horizontal picture shift is possible by externally charging or discharging the 47 nF capacitor connected to pin 14. The IC also contains a synchronized vertical oscillator/sawtooth generator. The oscillator signal is connected to the internal comparator (the other side of which is connected to pin 2), via an inverter and amplitude divider stage. The output of the comparator drives an emitter-follower output stage at pin 1. For a linear sawtooth in the oscillator, the load resistor at pin 3 should be connected to a voltage source of 26 V or higher. The sawtooth amplitude is not influenced by the main supply at pin 10. The feedback signal is applied to pin 2 and compared to the sawtooth signal at pin 3. For an economical feedback circuit with less picture bounce the sawtooth signal is internally pre-corrected by 6% (convex) referred to pin 2. The linearity of the vertical deflection current depends upon the oscillator signal at pin 3 and the feedback signal at pin 2. Synchronization of the vertical oscillator is inhibited when the mute output is present at pin 13. To minimize the influence of the horizontal part on the vertical part a 6,7 V bandgap reference source is provided for supply and reference of the vertical oscillator and comparator. The sandcastle pulse, generated at pin 17, has three different voltage levels. The highest level (11 V) can be used for burst gating and black level clamping. The second level (4,6 V) is obtained from the horizontal flyback pulse at pin 12 and used for horizontal blanking. The third level (2,5 V) is used for vertical blanking and is derived by counting the horizontal frequency pulses. For 50 Hz the blanking pulse duration is 21 lines and for 60 Hz it is 17 lines. The blanking pulse duration and sawtooth amplitude is automatically adjusted via the 50/60 Hz detector. The IC also incorporates a vertical guard circuit, which monitors the vertical feedback signal at pin 2. If this level is below 3,35 V or higher than 5,15 V, the guard circuit will insert a continuous level of 2,5 V into the sandcastle output signal. This will result in complete blanking of the screen if the sandcastle pulse is used for blanking in the TV set. Fig. 4 Timing diagram of the TDA2578A. ## APPLICATION INFORMATION (continued) (1) ≥ 26 V for linear scan. Fig. 5 Typical application circuit diagram; for application of the TDA2578A with the TDA3651 see Fig. 8. Fig. 6 Circuit configuration at pin 14 for phase adjustment. Fig. 7 Circuit configuration at pin 18 for VCR mode. 1 k $\Omega$ resistor between pin 18 and + 12 V: without mute function. 180 $k\Omega$ between pin 18 and ground: with mute function. Fig. 8 Typical application circuit diagram of the TDA3651 (vertical output), when used in combination with the TDA2578A, (90° application).