**TDA8302** ### **FEATURES** - · Gain controlled vision IF amplifier - Synchronous demodulator for negative demodulation - AGC detector operating on peak sync - Tuner AGC - AFC circuit with sample-and-hold and on/off-switch - Video preamplifier - Video switch to select either the internal video signal or an external video signal - Horizontal synchronization circuit with two control loops - Vertical synchronization (divider system), ramp generator for 60 Hz only - · Transmitter identification (mute) - Sandcastle pulse generation - · VCR/auto VCR switch. #### **GENERAL DESCRIPTION** The device includes a three-stage video IF amplifier, AFC and AGC circuitry, integral three-level sandcastle pulse generator, fully synchronized horizontal and vertical time bases with drive circuits, a video switch and a transmitter identification/mute circuit. A functional colour TV receiver can thus be realised with the addition of a tuner, audio demodulator and amplifier, chrominance decoder and respective line and field deflection circuitry. #### ORDERING INFORMATION | EXTENDED | PACKAGE | | | | | | |-------------|---------|--------------|----------|--------|--|--| | TYPE NUMBER | PINS | PIN POSITION | MATERIAL | CODE | | | | TDA8302 | 32 | DIL | plastic | SOT201 | | | #### **FUNCTIONAL DESCRIPTION** ### Video IF amplifier, demodulator and video amplifier Each of the three AC-coupled IF stages permits the omission of DC feedback and possesses a control range in excess of 20 dB. The IF amplifier is followed by a passive synchronous demodulator providing a regenerated carrier signal. This is limited by a logarithmic limiter circuit prior to its application to the demodulator. Improved picture synchronization is provided by a wider bandwidth together with improved video amplifier linearity. The video amplifier contains also a white spot inverter and a noise clamp which limits interference pulses to a point below the peak sync level. #### AFC-circuit The reference signal for the AFC quadrature demodulator can also be acquired from the tuned circuit of the IF synchronous demodulator because an accurate 90° phase shift is realised internally. In this way only one tuned circuit needs to be applied and only one adjustment has to be carried out. The AFC output is affected by the asymmetrical frequency spectrum of the signal fed to the quadrature demodulator, which is determined by the SAW filter characteristic. To overcome this video frequency dependency of the AFC output, the demodulator output is followed by a sample-and-hold circuit. For the reception of negative-going signals, the output is sampled only during peak sync, where a non-modulated carrier is present. Substantial noise will be present on the quadrature demodulator input signal during reception of very weak signals. This noise has an asymmetrical frequency spectrum ( with respect to the IF carrier) causing an offset in the AFC output voltage. This effect can be minimized by applying a notch in the demodulator tuned circuit. The sample-and-hold circuit is followed by an amplifier with high output impedance. The steepness of the of the AFC control voltage can be lowered by applying load resistors from the output to the supply and to ground. The AFC output is switched off when the AFC sample pin (22) is connected to ground. TDA8302 #### **QUICK REFERENCE DATA** | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |------------------------|------------------------------------------------------------------------------------|----------------------------|---------------|-----------------|---------------|-------------| | Supply | | | | | | | | V <sub>P</sub> | supply voltage (pin 8) | | 10 | 12 | 13.2 | ٧ | | I <sub>p</sub> | supply current (pin 8) | | 90 | 115 | 140 | mA | | Istart | start current (pin 12) | note 1 | - | 6.5 | 9 | mA | | Video | · | | | | | | | V <sub>9-10(rms)</sub> | IF sensitivity (RMS value) | note 2 | 25 | 40 | 65 | μV | | G <sub>9-10</sub> | IF gain control range | | - | 74 | ļ. | dB | | S/N | signal-to-noise ratio | input signal = 10 mV | 52 | 58 | - | dB | | V <sub>21</sub> | AFC output voltage swing | | 10.5 | 1- | 11.5 | ٧ | | Video switch | | | | | | | | V <sub>16(p·p)</sub> | internal video input (peak-to-peak value) | $V_0 = 2.5 \text{ V(p-p)}$ | | 2 | - | ٧ | | V <sub>13(p·p)</sub> | external video input (peak-to-peak value) | $V_0 = 2.5 \text{ V(p-p)}$ | - | 1 | Ţ- | V | | V <sub>15(p-p)</sub> | video output signal (peak-to-peak value) | | 2.3 | 2.5 | 2.7 | V | | Sync | | <del>-</del> | | | | | | V <sub>28</sub> | required sync pulse amplitude | note 3 | 200 | 750 | - | mV | | I <sub>30</sub> | required input current during flyback pulse | | 0.1 | - | 2 | mA | | V <sub>30</sub> | sandcastle output during<br>burstkey<br>horizontal blanking<br>vertical blanking | | 8<br>4<br>2.1 | -<br>4.4<br>2.5 | -<br>5<br>2.9 | V<br>V<br>V | | V <sub>14</sub> | video transmitter identification output<br>no signal condition<br>signal condition | | - | 0.3<br>12 | - | V<br>V | | $V_5$ | vertical feedback for DC voltage | | 2.9 | 3.3 | 3.7 | ٧ | | V <sub>5(p-p)</sub> | vertical feedback for AC voltage (peak-to-peak value) | | - | 1 | - | v | ### Notes to the quick reference data - Supplying a current of 9 mA to pin 12 starts the horizontal oscillator. This current can be obtained via a bleed circuit from the mains rectifier whilst the main supply for the device (V<sub>∞</sub>) is obtained from the horizontal output stage. The load current of the driver must be added to the value given. - 2. On set AGC. - 3. The minimum value is obtained by connecting a 1.8 kΩ resistor between pins 15 and 28. The slicing level can be varied by changing the value of this resistor (higher resistor value results in larger value of the minimum sync pulse amplitude). The slicing level is independent of the video information. TDA8302 #### **PINNING** | PIN | DESCRIPTION | |-----|-------------------------------------------------| | 1 | black level clamp internal video | | 2 | tuner take-over | | 3 | vertical ramp generator | | 4 | vertical drive | | 5 | vertical feedback | | 6 | tuner AGC | | 7 | ground | | 8 | supply voltage input | | 9 | video IF input | | 10 | video IF input | | 11 | IF AGC | | 12 | start horizontal oscillator | | 13 | external video input | | 14 | mute | | 15 | video switch output | | 16 | internal video input | | 17 | VCR switch input | | 18 | video switch input | | 19 | ground for some critical parts | | 20 | video amplifier output | | 21 | AFC output | | 22 | AFC S/H, AFC switch input | | 23 | video demodulator tuned circuit | | 24 | video demodulator tuned circuit | | 25 | coincidence detector/transmitter identification | | 26 | horizontal oscillator | | 27 | phase 1 detector | | 28 | sync separator input | | 29 | horizontal drive output | | 30 | sandcastle output/horizontal flyback input | | 31 | phase 2 detector | | 32 | not connected | ### The transmitter identification/coincidence detector A mute signal (see Table 1) is generated to disable the audio preamplifier of an audio demodulator during the absence of a transmission signal. This prevents the emission of excessive noise from the loudspeaker, particularly when selecting an alternative program channel. When the video switch is in the internal mode, the coincidence detector will be used as transmitter identification. Pin 25 is HIGH when the horizontal loop is synchronized with the video signal and LOW in the case of no-synchronization. In the external mode the IF part of the circuit has its own identification system. The system relies upon the detection of sync pulses on the incoming IF signal. The separated horizontal sync pulse charges the capacitor on pin 25 which drives the mute output (pin 14). #### VCR switch The TDA8302 has a separate pin (pin 17) for the VCR switch, see tables 2 and 4. Due to the inherent instability of signals from a VCR, the horizontal time constant should be shorter to prevent loss of horizontal synchronization in the early part of the scan. Provision is therefore incorporated (in the auto VCR mode) to automatically switch the short time constant such that a strong signal instigates the 'VCR' mode and a weak signal triggers the 'TV' mode. The phase detector is gated during the 'TV mode' and operates with a slow time constant. #### Video-switch Video output from the device is filtered to remove the audio carrier and DC-coupled to pin 16. The TDA8302 provides the opportunity for a direct video connection (e.g. via a peritel connector) to be made to the device at pin 13. Selection between internal and external video is made by applying a switching potential to pin 18, see Table 3. The AGC detector is not gated during the external video mode, the first detector is also not gated and operates with a short time constant. TDA8302 Table 1 MUTE truth Table | INPUT/OUTPUT | STATUS | STATUS | STATUS | STATUS | STATUS | |-------------------------------|--------|--------------|--------|--------|--------| | Input signal<br>Pins 9 and 10 | 60 Hz | none | 60 Hz | 60 Hz | none | | output pin 25 | 9.5 V | 0.3 V | 9.5 V | 9.5 V | 0.3 V | | input pin 28 | 60 Hz | none | 60 Hz | none | 60 Hz | | input pin 18 | LOW | LOW/<br>HIGH | HIGH | HIGH | HIGH | | output pin 14 | 12 V | 0.3 V | 12 V | 12 V | 0.3 V | ### Table 2 VCR switch operation | INPUT VCR MODE | | AUTO VCR MODE | TV MODE | | | |-----------------------|------|---------------|---------|--|--| | pin 17 (pin 18 = LOW) | HIGH | n.c. | LOW | | | ### Table 3 Video switch operation | INPUT | INTERNAL VIDEO | EXTERNAL VIDEO | | | |--------|----------------|----------------|--|--| | pin 18 | LOW | HIGH | | | ### LIMITING VALUES In accordance with the Absolute Maximum System (IEC 134) | SYMBOL | PARAMETER | MIN. | MAX. | UNIT | |------------------|-------------------------------------|------|------|---------| | V <sub>P</sub> | supply voltage (pin 8) | - | 13.2 | ٧ | | P <sub>lot</sub> | total power dissipation | - | 2.3 | W | | T <sub>stg</sub> | storage temperature range | -55 | +150 | ့်<br>လ | | T <sub>amb</sub> | operating ambient temperature range | -25 | +65 | °C | ### **QUALITY SPECIFICATION** Quality level according to UZW-BQ/FQ-601. | SYMBOL | PARAMETER | RANGE<br>A | RANGE<br>B | UNIT | |--------|-------------------------------------------|------------|------------|------| | ESD | protection circuit specification (note 1) | 2000 | 500 | ٧ | | | | 100 | 200 | pF | | | | 1500 | 0 | Ω | ### Note to the Quality specification All pins of the IC are protected against ESD by means of the internal clamping diodes. Range A represents the human body model and range B represents the charge device model. ### THERMAL RESISTANCE | SYMBOL | PARAMETER | TYP. | MAX. | UNIT | |---------------------|--------------------------------------|------|------|------| | R <sub>th j-a</sub> | from junction to ambient in free air | 30 | 35 | K/W | TDA8302 ### Gain-reduction in the external video mode The TDA8302 has an option to reduce the gain of the IF amplifier to prevent crosstalk from the IF to the horizontal oscillator when the circuit is in the external mode and there is no signal at the RF. The gain of the IF amplifier is reduced with 20 dB when the video-switch (see Table 3) is in the external video mode and pin 17 is connected with a resistor of 39 $\mathrm{k}\Omega$ to ground. Without this resistor the IF remains at full gain. In the external video mode the 39 $\mathrm{k}\Omega$ resistor has to be disconnected to achieve the auto VCR mode. ### Horizontal synchronization The horizontal synchronization circuit of the TDA8302 provides the drive pulse for a horizontal deflection stage. - The phase of the control loop will be adapted automatically to the level of the input signal in order to achieve an optimum performance. - The control gradient of the control loop will be low at reception of weak signals to reduce the noise bandwidth. - The phase detector control current is increased during strong or no-signal reception to obtain a short catching time and a good performance during VCR playback. ### Vertical synchronization The TDA8302 embodies a synchronized divider system for generating the vertical sawtooth at pin 3 having several advantages and features such as: - The advantage of the divider is that the vertical frequency is alignment free, and the provision of a maximum interference/disturbance protection. - A discriminator-window checks the accuracy of the vertical trigger pulse. - The divider system operates with a number of different reset windows. The windows are activated via an up/down counter. The counter increases its counter-value by 1 for each time the separated vertical sync pulse appears within the selected window, otherwise the counter value is lowered by 1. #### Modes of operation Large search window: divider ratio between 488 and 576. This mode is valid for the following conditions: - Divider is looking for a new transmitter - Divider ratio found does not comply with the narrow window specification limits Up/down counter value of the divider system, operating in the narrow window mode, drops below count 10 Narrow window mode: divider ratio between 522 - 528 (60 Hz). - The divider system switches over to narrow window mode when the up/down counter has reached his maximum value of 15 approved vertical sync pulses. - When the divider operates in the narrow window mode and a vertical sync pulse is missing in the window, the divider is reset at the end of that window and the counter value is lowered by 1. - At a counter value below 10 the divider system switches over to the large window mode. - The divider system generate also the so-called anti-top-flutter pulse which inhibits the phase 1 detector during the vertical sync pulse. The width of this pulse depends on the divider mode. For the large window mode the start is generated at the reset of the divider. In the narrow window mode the anti-top-flutter pulse starts at the beginning of the first equalizing pulse. The anti-top-flutter pulse ends at count 12. - The divider is switched to count 525 when out of sync is detected by the coincidence detector. This results in a stable amplitude when no input signal is available. TDA8302 ### **CHARACTERISTICS** T<sub>amb</sub> = 25 °C;V<sub>o</sub> = 12 V; carrier 38.9 MHz negative modulation, unless otherwise specified | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------------------|-----------------------------------------------------------------------------|--------------------------------------------------------|----------------------|----------------------|------------------|----------------------| | Supply (pin | 1 8) | | | | | | | V <sub>8</sub> | supply voltage range | | 10 | 12 | 13.2 | V | | l <sub>e</sub> | supply current | no input | 90 | 115 | 140 | mA | | l <sub>12</sub> | start current (pin 12) | note 1 | 1- | 6.5 | 9 | mA | | V <sub>12</sub> | start protection level | I <sub>12</sub> = 12 mA | 1- | - | 16.5 | V | | IF Amplifier | T | <del>,</del> | | | | | | V <sub>9-10(ms)</sub> | input sensitivity (RMS value) | note 2 | 25 | 40 | 65 | μV | | R <sub>9-10</sub> | differential input resistance | note 3 | - | 1300 | | Ω | | C <sub>9-10</sub> | differential input capacitance | note 3 | 1. | 5 | - | pF | | G <sub>9-10</sub> | gain control range | | - | 74 | 1- | dB | | ΔV <sub>20</sub> | output signal expansion for 46 dB input signal variation | note 4 | - | 1 | - | dB | | V <sub>9-10</sub> | maximum input signal | | 100 | 170 | 1. | mV | | | lifier (notes 5 and 6) | <u> </u> | | <del></del> | | | | V <sub>20</sub> | zero signal output level | T | 4.7 | 4.9 | T <sub>5.1</sub> | Tv | | V <sub>20</sub> | peak sync level | | 2.5 | 2.7 | 2.9 | v | | V <sub>20</sub> | white spot threshold level | | - | 5.5 | 1- | v | | V <sub>20</sub> | white spot insertion level | | - | 4 | ļ | V | | Z <sub>20</sub> | video output impedance | | | 25 | 1- | Ω | | 120 | internal bias current of npn emitter follower output transistor | | 1.4 | 1.8 | - | mA | | Source | maximum source current (pin 20) | | 10 | - | | mA | | В | bandwidth of demodulated output signal | | 5 | 6 | | MHz | | G <sub>20</sub> | differential gain | note 7 | - | 2 | 5 | % | | φ | differential phase | note 7 | - | 2 | 5 | ٥ | | NL | video non linearity | note 8 | - | 2 | 5 | % | | | intermodulation 1.1 MHz; blue 1.1 MHz; yellow 3.3 MHz; blue 3.3 MHz; yellow | note 9 | 50<br>50<br>55<br>55 | 60<br>60<br>65<br>65 | | dB<br>dB<br>dB<br>dB | | S/N | signal-to-noise ratio | 10 mV input<br>signal | 52 | 58 | • | dB | | | | end of gain<br>control range;<br>note 10;<br>see Fig.5 | 57 | 62 | - | dB | | V <sub>20</sub> | residual carrier signal | | - | 2 | 10 | mV | | V <sub>20</sub> | residual 2nd harmonic of carrier signal | | 1. | 2 | 10 | mV | | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |------------------------|--------------------------------------------------------|-----------------------------|---------|------|----------------|------| | IF sync sep | parator | | | | | | | l, | input current | | 0.4 | 0.6 | 0.8 | mA | | 10 | output current (pin 1) | | 22 | 27 | 32 | μА | | V <sub>1</sub> | clamp level | | - | 3.3 | - | V | | Tuner AGC | | | | | | | | V <sub>9-10(mns)</sub> | minimum starting point for tuner take-over (RMS value) | | - | - | 0.2 | mV | | V <sub>9-10(mis)</sub> | maximum starting point for tuner take-over (RMS value) | | 100 | 150 | - | mV | | l <sub>6</sub> | maximum tuner AGC output swing | V <sub>6</sub> = 3 V | 4 | - | - | mA | | V <sub>6</sub> | output saturation voltage | 1 <sub>6</sub> = 2 mA | - | - | 300 | mV | | I <sub>6</sub> | leakage current | | - | - | 1 | μА | | | input signal variation complete tuner control | $\Delta I_6 = 2 \text{ mA}$ | 0.2 | 2 | 4 | dB | | V <sub>2</sub> | minimum voltage tuner take-over | | - | - | 1 | V | | Video Swite | ching Circuit (note 12) | | | | | | | EXTERNAL PO | DSITIVE VIDEO INPUT | | | | | | | V <sub>13(p-p)</sub> | input signal (peak-to-peak value) | $V_0 = 2.5 \text{ V(p-p)}$ | - | 1 | - | V | | I <sub>13</sub> | input current | | - | 1.5 | 5 | μА | | V <sub>13</sub> | peak sync clamping level | I <sub>13</sub> = 1 mA | 1.65 | 1.85 | 2.05 | V | | INTERNAL VID | DEO INPUT | | <b></b> | • | | • | | V <sub>16(p-p)</sub> | Internal video input signal (peak-to-peak value | $V_0 = 2.5 \text{ V(p-p)}$ | - | 2 | - | V | | 1,6 | input current | - | - | 1.5 | 5 | μА | | V <sub>16</sub> | noise clamping level | I <sub>16</sub> = 1 mA | 2.2 | 2.4 | 2.6 | V | | Positive VID | EO OUTPUT | | | | | | | V <sub>15(p-p)</sub> | video output signal (peak-to-peak value) | | 2.3 | 2.5 | 2.7 | V | | V <sub>15</sub> | peak sync signal | | - | 3 | - | V | | bias | internal bias current (pin 15) | | 1 | 1.5 | - | mA | | lo | maximum output current (pin 15) | | 5 | | - | mA | | α | crosstalk external to internal | notes 12 and 13 | - | 55 | - | dB | | α | crosstalk internal to external | notes 12 and 13 | - | 55 | - | dB | | Video swite | ch | | | | <u> </u> | | | V <sub>18</sub> | input voltage for internal video | | - | - | 0.8 | V | | V <sub>18</sub> | input voltage for external video | | 2 | - | V <sub>P</sub> | V | | 1 <sub>18</sub> | maximum current | V <sub>18</sub> = 0 V | - | 0.05 | 0.2 | mA | | | | V <sub>18</sub> = 12 V | | 0.25 | 1 | mA | | AFC-circuit | t (note 14) | • | • | - | - | • | | I <sub>22</sub> | AFC sample and hold switch-off current | | 0.1 | Ţ- | Ţ- | mA | | 10 | output current (pin 22) | V <sub>22</sub> = 0 V | 0.2 | 0.4 | 8.0 | mA | | I <sub>IL</sub> | leakage current (pin 22) | | ļ. | 1 | 1 | μА | | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------------------------|-----------------------------------------------------------------|------------------------------|----------|-------|------------|----------------| | V <sub>21</sub> | AFC output voltage swing | | 10.5 | - | 11.5 | v | | I <sub>21</sub> | available output current | | ±0.2 | 1- | - | mA | | | control slope | | - | 100 | [- | mV/kHz | | V <sub>o</sub> | output voltage (pin 21) | AFC off | 5.5 | 6 | 6.5 | V | | Ro | AFC output resistance | | - | 40 | 1- | kΩ | | V <sub>21(p·p)</sub> | output voltage swing | notes 11 and 15 | - | 11 | - | V | | • | control slope | notes 11 and 15 | - | 80 | - | mV/kHz | | V <sub>21</sub> | output voltage shift with respect to $V_t = 10 \text{ mV(RMS)}$ | notes 11 and 15 | - | -2 | - | V | | Sync sepa | rator (see Fig.6) | <u></u> | | | | | | V <sub>28</sub> | required sync pulse amplitude | note 16 | 200 | 750 | Ţ <u>.</u> | mV | | I <sub>28</sub> | input current | V <sub>28</sub> > 5 V | - | 8 | - | μА | | 20 | | V <sub>28</sub> = 0 V | - | -10 | ļ. | mA | | First contro | ol loop | | | | <u> </u> | | | Δf | PLL holding range | | - | ±1500 | ±2000 | Hz | | Δf | PLL catching range | | ±600 | ±1500 | - | Hz | | | control sensitivity to oscillator | note 17 | see Fig. | .7 | • | | | Second co | ntrol loop (positive edge) | <del> </del> | <u> </u> | | | | | $\delta t_d$ | control sensitivity, see Fig.6 | note 18 | - | 100 | T- | | | $\frac{\delta}{\delta l_o}$ | | | | | | 1 | | t, | control range | | - | 25 | - | μs | | Phase adju | ustment (via second control loop) | <u> </u> | | | | | | <u> </u> | control sensitivity | | | 25 | T- | μ <b>Α</b> /μs | | α | maximum allowed phase shift | | - | ±2 | - | μs | | Horizontal | <del></del> | | <u> </u> | 1 | | · | | | free running frequency | $R = 34.3 \text{ k}\Omega$ : | 1- | 15750 | T | Hz | | | noo rammig mequancy | C = 2.7 nF | | 10,00 | 1 | [ | | Δf | spread with fixed external components | | | Ī- | 4 | % | | Δf | frequency variations with supply voltage from 9.5 to 13.2 V | | - | - | 2 | % | | $\Delta f_T$ | frequency variation with temperature | note 11 | - | -1.6 | - | Hz/°C | | Δf <sub>11</sub> | maximum frequency deviation at start of horizontal output | | - | - | 10 | % | | Δf | frequency variation when only noise is received | note 11 | - | - | 500 | Hz | | Horizontal | output (pin 29; open collector) | | | | | _ | | V <sub>29</sub> | output limiting voltage | | 1- | - | 16.5 | V | | VaL | output voltage LOW | I <sub>sink</sub> = 10 mA | 1- | 0.3 | 0.5 | V | | Isink | maximum sink current | | 10 | 1- | - | mA | | | duty factor of output signal | | - | 46 | <b> </b> - | % | | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------------|-----------------|----------------|-------------| | t, | rise time output pulse | | 1- | 260 | - | ns | | t <sub>4</sub> | fall time output pulse | | - | 100 | - | ns | | Flyback inp | out and sandcastle output (note 19) | | • | | | | | I <sub>30</sub> | required input current during flyback pulse | | 0.1 | - | 2 | mA | | V <sub>30</sub> | output voltage during<br>burstkey<br>horizontal blanking<br>vertical blanking | | 8<br>4<br>2.1 | -<br>4.4<br>2.5 | 5<br>2.9 | V<br>V<br>V | | tw | burstkey pulse width | | 2.9 | 3.3 | 3.7 | μs | | VERTICAL BLA | NKING | | | | | | | | divider in search window | | Ţ- | 17 | Ţ <del>.</del> | lines | | | divider in narrow window | | - | 21 | - | lines | | t <sub>d</sub> | delay between the start of the sync pulse at<br>the video output and the burstkey pulse<br>trailing edge<br>rising edge | | -<br>4.7 | -<br> 5.4 | 9.4 | μs<br>μs | | VCR switch | n (non-VCR mode; V <sub>17</sub> < 5 V) | | | _ | • | | | R <sub>17</sub> | resistance to ground | 1 | - | | 5 | kΩ | | I <sub>17</sub> | output current | pin 17 = 0 V | · | | 0.5 | mA | | VCR switch | n (auto-VCR mode) | • | | | | | | source | source current (pin 17) | T | T. | - | 30 | μА | | sink | sink current (pin 17) | | - | - | 30 | μА | | V <sub>9-10(rms)</sub> | IF input signal for switching from fast to slow in auto VCR mode (RMS value) | pin 17 = n.c. | - | 2.2 | | mV | | VCR switch | n (VCR mode; V <sub>17</sub> > 7 V) | | • | | | | | R <sub>17</sub> | resistance to V <sub>CC</sub> | | - | - | 5 | kΩ | | 117 | input current | V <sub>17</sub> = V <sub>CC</sub> | - | - | 1 | mA | | Vertical ran | np generator (note 20) | | | | | • | | l <sub>3</sub> | input current during scan | | ļ- <sup></sup> | - | 2 | μА | | l <sub>a</sub> | discharge current during retrace | | - | 0.8 | 1- | mA | | V <sub>3(p-p)</sub> | sawtooth amplitude (peak-to-peak value) | | ļ. | 1.9 | - | V | | t | interlace timing of the internal pulses | note 11 | 30 | 32 | 34 | μs | | Vertical out | tput | | | <del>'</del> | - | | | 14 | available output current | V <sub>4</sub> = 4 V | | Ţ- | 3 | mA | | $\overline{V_4}$ | maximum available output voltage | l <sub>4</sub> = 0.1 mA | 4.4 | 5 | - | v | | | dback input | · | | | • | | | V <sub>5</sub> | DC input voltage | | 2.9 | 3.3 | 3.7 | V | | V <sub>5(p-p)</sub> | AC input voltage (peak-to-peak value) | | ļ- | 1 | <u> -</u> | ٧ | | 15 | input current | | - | - | 12 | μА | | | internal pre-correction to sawtooth | | 1- | 3 | | % | TDA8302 | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------------|--------------------------------------------------------------------------------------------------------------------|-----------------------|----------|------|------|------| | | temperature dependency of the amplitude | note 11<br>ΔT = 45 °C | - | - | 2 | % | | Vertical gua | ard | | | | | | | $\Delta V_5$ | active switch level at a deviation with respect<br>to the DC feedback level<br>guard level LOW<br>guard level HIGH | note 21 | | 1.5 | - | V | | Coincidenc | ce detector/transmitter identification (note 22) | <u> </u> | <u> </u> | 1= | | 1. | | V <sub>25</sub> | voltage for in-sync condition | Γ | Ţ- | 9.8 | - | V | | V <sub>25</sub> | voltage for no-sync condition | no signal | - | 0.3 | - | V | | V <sub>25</sub> | switching level to the phase detector from fast to slow | | 6.2 | 6.7 | 7.2 | ٧ | | V <sub>25</sub> | hysteresis slow to fast | | - | 0.6 | - | V | | V <sub>25</sub> | switching level to activate the mute function (transmitter identification) | | 2.5 | 2.8 | 3.1 | V | | V <sub>25</sub> | hysteresis mute function | | - | 2 | - | ٧ | | Video trans | smitter identification output (open collector) | · | | | | | | V <sub>14</sub> | output voltage active | no sync;<br>I = 1 mA | - | 0.3 | 0.5 | V | | I <sub>14</sub> | sink current active | | - | - | 5 | mA | | I <sub>14</sub> | output current inactive (transmitter present) | | - | ] | 1 | μА | #### Notes to the characteristics - Supplying a current of 9 mA to pin 12 starts the horizontal oscillator. This current can be obtained via a bleed circuit from the mains rectifier whilst the main supply for the device (V<sub>∞</sub>) is obtained from the horizontal output stage. The load current of the driver must be added to the value given. - 2. On set AGC. - 3. The input impedance has been chosen such that a SAW filter can be employed. - 4. Measured with 0 dB = 450 $\mu$ V. - 5. Measured at 10 mV RMS 100% input signal. - 6. Projected zero point; i.e. with switched demodulator. - 7. Measured according to the test line given in Fig.3. The differential gain is expressed as a percentage of the difference in peak amplitudes between the largest and smallest value relative to the subcarrier amplitude at blanking level. The differential phase is defined as the difference in degrees between the largest and smallest phase angle. The differential gain and phase are measured with a DSB signal. - This figure is valid for the complete video signal amplitude (peak white to black). The non-linearity is expressed as a percentage of the maximum deviation of a luminance step from the mean step, with respect to the mean step. - The test set-up and input conditions are given in Fig.5. The figures are measured at an input signal of 10 mV RMS. - 10. Measured with a source impedance of 75 $\Omega$ . The signal-to-noise ratio = 20 log $$\frac{V_o}{V_{rems}}$$ at B = 5 $\overline{MHz}$ - These figures are based on test samples. - 12. When the video switch is in the external mode the first control loop in the synchronization circuit is not switched to a long time constant when weak signals are received. - 13. Defined as 20 $\log \frac{V_o \text{ unwanted video black-to-white}}{V_o \text{ wanted video-black-to-white}}$ ; measured at 4.4 MHz. - 14. The indicated figures are measured at an input signal of 10 mV RMS. The unloaded Q-factor of the reference tuned circuit is 70. With very weak input signals the drive signal for the AFC circuit will have a high noise content. This noise input has a asymmetrical frequency spectrum which will cause an offset of the AFC output voltage. To avoid problems due to this effect a notch filter can be built into the demodulator tuned circuit. The characteristics given for weak signals are measured without a notch circuit, with a SAW filter connected in front of the IC input signal such that the input signal of the IC is 150 μV (RMS value). - 15. Measured at an input signal amplitude of 150 μV(RMS) (pin 21). - 16. The minimum value is obtained by connecting a 1.8 k $\Omega$ resistor between pins 15 and 28. The slicing level can be varied by changing the value of this resistor (higher resistor value results in larger value of the minimum sync pulse amplitude). The slicing level is independent of the video information. - 17. Frequency control is obtained by supplying a correction current to the oscillator RC network via a resistor connected between the phase 1 detector output and the oscillator network. The oscillator can be adjusted to the correct frequency by short circuiting the sync separator bias network (pin 28) to +V<sub>p</sub>. To avoid the need of a VCR switch the time constant of the phase detector at strong input signals is sufficiently short to get a stable picture during VCR playback. During the vertical retrace period the time constant is even shorter so that the head-errors of the VCR are compensated at the beginning of scan. During conditions of weak signal (information derived from the AGC circuit) the time constant is increased to obtain a better noise immunity. - 18. This figure is valid for an external load impedance of 82 kΩ from pin 31 to the phase adjustment potentiometer (of H-shift). - 19. The flyback input and sandcastle output have been combined on one pin. The flyback pulse is clamped to a level of 4.5 V. The minimum current to drive the second control loop is 0.1 mA. - 20. The vertical scan is synchronized by means of a divider system. Therefore no frequency adjustment is required for the V-ramp generator. - 21. To avoid screen burn due to a collapse of the vertical deflection a continuous blanking level V<sub>30</sub> = 2.5 V) is inserted in the sandcastle pulse when the feedback voltage of the vertical deflection is not within the specified limits. - 22. The functions in-sync/out-of-sync and transmitter identification have been combined on this pin. The capacitor is charged during the sync pulse and discharged during the time difference between gating (6.5 μs) and the sync pulse in the internal video mode. When the circuit is in the external mode the capacitor is charged by the horizontal sync pulse and discharged continuously with a small current. Fig.5 Signal-to noise ratio as a function of the input voltage (0 dB = 100 mV). Table 4 | CONDITION<br>PIN 18 | CONDITION<br>PIN 17<br>VCR SWITCH | CONDITION V <sub>25</sub> | CONTROL SENSITIVITY<br>HOR.OSCILLATOR kHz / μs | | | |----------------------|-----------------------------------|---------------------------|------------------------------------------------|-----------|--| | VIDEO SWITCH | | | T2 - T1 | T3 = SCAN | | | | floating<br>automatic<br>VCR | V <sub>25</sub> > 6.7 V | | | | | | | and | | | | | | | strong signal | 11.3 | 7.6 | | | | | weak signal | 1.3 | 1.3 | | | | | V <sub>25</sub> < 6.1 V | • | | | | Low internal video | | and | | | | | LOW IIIterrial video | | strong signal | 11.3 | 7.6 | | | | | weak signal | 11.3 | 7.6 | | | | HIGH | don't care | 11.3 | 7.6 | | | | forced VCR | dont care | | | | | | LOW | V <sub>25</sub> > 6.7 V | 1.3 | 1.3 | | | | T.V. mode | V <sub>25</sub> < 6.1 V | 11.3 | 7.6 | | | HIGH or | | | | | | | floating | don't care | don't care | 11.3 | 7.6 | | | external video | | | | | |